Hierarchy |
Input |
Constant Input |
Unused Input |
Floating Input |
Output |
Constant Output |
Unused Output |
Floating Output |
Bidir |
Constant Bidir |
Unused Bidir |
Input only Bidir |
Output only Bidir |
The_System|rst_controller_001|alt_rst_req_sync_uq1 |
2 |
1 |
0 |
1 |
1 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|rst_controller_001|alt_rst_sync_uq1 |
2 |
0 |
0 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|rst_controller_001 |
33 |
31 |
0 |
31 |
1 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
The_System|rst_controller|alt_rst_req_sync_uq1 |
2 |
1 |
0 |
1 |
1 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|rst_controller|alt_rst_sync_uq1 |
2 |
0 |
0 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|rst_controller |
33 |
30 |
0 |
30 |
1 |
30 |
30 |
30 |
0 |
0 |
0 |
0 |
0 |
The_System|irq_mapper_001 |
0 |
32 |
0 |
32 |
32 |
32 |
32 |
32 |
0 |
0 |
0 |
0 |
0 |
The_System|irq_mapper |
1 |
31 |
0 |
31 |
32 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|avalon_st_adapter_001|error_adapter_0 |
38 |
1 |
2 |
1 |
37 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|avalon_st_adapter_001 |
38 |
0 |
0 |
0 |
37 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|avalon_st_adapter|error_adapter_0 |
38 |
1 |
2 |
1 |
37 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|avalon_st_adapter |
38 |
0 |
0 |
0 |
37 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_mux_001|arb|adder |
8 |
4 |
0 |
4 |
4 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_mux_001|arb |
6 |
0 |
4 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_mux_001 |
237 |
0 |
0 |
0 |
119 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_mux|arb|adder |
8 |
4 |
0 |
4 |
4 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_mux|arb |
6 |
0 |
4 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_mux |
237 |
0 |
0 |
0 |
119 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_demux_001 |
121 |
4 |
2 |
4 |
235 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|rsp_demux |
121 |
4 |
2 |
4 |
235 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_mux_001|arb|adder |
8 |
2 |
0 |
2 |
4 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_mux_001|arb |
6 |
0 |
1 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_mux_001 |
237 |
0 |
0 |
0 |
119 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_mux|arb|adder |
8 |
2 |
0 |
2 |
4 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_mux|arb |
6 |
0 |
1 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_mux |
237 |
0 |
0 |
0 |
119 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_demux_001 |
122 |
4 |
2 |
4 |
235 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|cmd_demux |
122 |
4 |
2 |
4 |
235 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min |
31 |
0 |
2 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_burstwrap_increment |
7 |
0 |
0 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|align_address_to_size |
29 |
5 |
0 |
5 |
23 |
5 |
5 |
5 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter |
120 |
0 |
0 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_burst_adapter |
120 |
0 |
0 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|dc_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|db_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|da_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|bc_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ac_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub|subtract |
17 |
1 |
0 |
1 |
8 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min|ab_sub |
16 |
2 |
0 |
2 |
8 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_min |
31 |
0 |
2 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|the_burstwrap_increment |
7 |
0 |
0 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter|align_address_to_size |
29 |
5 |
0 |
5 |
23 |
5 |
5 |
5 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter|altera_merlin_burst_adapter_13_1.burst_adapter |
120 |
0 |
0 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_burst_adapter |
120 |
0 |
0 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|arm_a9_hps_h2f_lw_axi_master_rd_limiter |
238 |
0 |
0 |
0 |
237 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|arm_a9_hps_h2f_lw_axi_master_wr_limiter |
238 |
0 |
0 |
0 |
237 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router_003|the_default_decode |
0 |
4 |
0 |
4 |
4 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router_003 |
118 |
0 |
2 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router_002|the_default_decode |
0 |
4 |
0 |
4 |
4 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router_002 |
118 |
0 |
2 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router_001|the_default_decode |
0 |
3 |
0 |
3 |
3 |
3 |
3 |
3 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router_001 |
118 |
0 |
3 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router|the_default_decode |
0 |
3 |
0 |
3 |
3 |
3 |
3 |
3 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|router |
118 |
0 |
3 |
0 |
118 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_agent_rdata_fifo |
79 |
41 |
0 |
41 |
36 |
41 |
41 |
41 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_agent_rsp_fifo |
158 |
39 |
0 |
39 |
117 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_agent|uncompressor |
45 |
1 |
0 |
1 |
43 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_agent |
311 |
39 |
39 |
39 |
333 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_agent_rdata_fifo |
79 |
41 |
0 |
41 |
36 |
41 |
41 |
41 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_agent_rsp_fifo |
158 |
39 |
0 |
39 |
117 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_agent|uncompressor |
45 |
1 |
0 |
1 |
43 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_agent |
311 |
39 |
39 |
39 |
333 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|arm_a9_hps_h2f_lw_axi_master_agent|align_address_to_size |
38 |
0 |
1 |
0 |
23 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|arm_a9_hps_h2f_lw_axi_master_agent |
413 |
83 |
183 |
83 |
298 |
83 |
83 |
83 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|pushbuttons_s1_translator |
104 |
6 |
22 |
6 |
70 |
6 |
6 |
6 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1|slider_switches_s1_translator |
104 |
6 |
22 |
6 |
36 |
6 |
6 |
6 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_1 |
223 |
0 |
0 |
0 |
104 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|avalon_st_adapter_001|error_adapter_0 |
38 |
1 |
2 |
1 |
37 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|avalon_st_adapter_001 |
38 |
0 |
0 |
0 |
37 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|avalon_st_adapter|error_adapter_0 |
38 |
1 |
2 |
1 |
37 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|avalon_st_adapter |
38 |
0 |
0 |
0 |
37 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|rsp_mux|arb|adder |
8 |
4 |
0 |
4 |
4 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|rsp_mux|arb |
6 |
0 |
4 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|rsp_mux |
213 |
0 |
0 |
0 |
107 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|rsp_demux_001 |
108 |
1 |
2 |
1 |
106 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|rsp_demux |
108 |
1 |
2 |
1 |
106 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|cmd_mux_001 |
108 |
0 |
2 |
0 |
106 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|cmd_mux |
108 |
0 |
2 |
0 |
106 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|cmd_demux |
109 |
4 |
2 |
4 |
211 |
4 |
4 |
4 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|router_002|the_default_decode |
0 |
2 |
0 |
2 |
2 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|router_002 |
106 |
0 |
2 |
0 |
106 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|router_001|the_default_decode |
0 |
2 |
0 |
2 |
2 |
2 |
2 |
2 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|router_001 |
106 |
0 |
2 |
0 |
106 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|router|the_default_decode |
0 |
3 |
0 |
3 |
3 |
3 |
3 |
3 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|router |
106 |
0 |
3 |
0 |
106 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|hex3_hex0_s1_agent_rsp_fifo |
146 |
39 |
0 |
39 |
105 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|hex3_hex0_s1_agent|uncompressor |
44 |
1 |
0 |
1 |
42 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|hex3_hex0_s1_agent |
287 |
39 |
39 |
39 |
318 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|leds_s1_agent_rsp_fifo |
146 |
39 |
0 |
39 |
105 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|leds_s1_agent|uncompressor |
44 |
1 |
0 |
1 |
42 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|leds_s1_agent |
287 |
39 |
39 |
39 |
318 |
39 |
39 |
39 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|external_master_avalon_master_agent |
181 |
31 |
74 |
31 |
138 |
31 |
31 |
31 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|hex3_hex0_s1_translator |
113 |
6 |
31 |
6 |
70 |
6 |
6 |
6 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|leds_s1_translator |
113 |
6 |
31 |
6 |
70 |
6 |
6 |
6 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0|external_master_avalon_master_translator |
114 |
13 |
0 |
13 |
106 |
13 |
13 |
13 |
0 |
0 |
0 |
0 |
0 |
The_System|mm_interconnect_0 |
134 |
0 |
0 |
0 |
105 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|system_pll|reset_from_locked |
1 |
0 |
0 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|system_pll|sys_pll |
2 |
0 |
0 |
0 |
3 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|system_pll |
2 |
0 |
0 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|slider_switches |
14 |
0 |
0 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|pushbuttons |
42 |
0 |
28 |
0 |
33 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|leds |
38 |
22 |
22 |
22 |
42 |
22 |
22 |
22 |
0 |
0 |
0 |
0 |
0 |
The_System|hex3_hex0 |
38 |
16 |
16 |
16 |
48 |
16 |
16 |
16 |
0 |
0 |
0 |
0 |
0 |
The_System|external_master |
103 |
0 |
2 |
0 |
101 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|dll |
2 |
0 |
0 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|oct |
1 |
0 |
0 |
0 |
32 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|c0 |
228 |
173 |
8 |
173 |
280 |
173 |
173 |
173 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|seq |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[3].ubidir_dq_dqs|altdq_dqs2_inst |
135 |
1 |
3 |
1 |
36 |
1 |
1 |
1 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[3].ubidir_dq_dqs |
135 |
0 |
0 |
0 |
36 |
0 |
0 |
0 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[2].ubidir_dq_dqs|altdq_dqs2_inst |
135 |
1 |
3 |
1 |
36 |
1 |
1 |
1 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[2].ubidir_dq_dqs |
135 |
0 |
0 |
0 |
36 |
0 |
0 |
0 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[1].ubidir_dq_dqs|altdq_dqs2_inst |
135 |
1 |
3 |
1 |
36 |
1 |
1 |
1 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[1].ubidir_dq_dqs |
135 |
0 |
0 |
0 |
36 |
0 |
0 |
0 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[0].ubidir_dq_dqs|altdq_dqs2_inst |
135 |
1 |
3 |
1 |
36 |
1 |
1 |
1 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|dq_ddio[0].ubidir_dq_dqs |
135 |
0 |
0 |
0 |
36 |
0 |
0 |
0 |
10 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|clock_gen[0].uclk_generator |
1 |
0 |
0 |
0 |
2 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|clock_gen[0].umem_ck_pad|auto_generated |
3 |
0 |
0 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ureset_n_pad |
7 |
1 |
0 |
1 |
1 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ucmd_pad |
37 |
1 |
0 |
1 |
6 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|ubank_pad |
19 |
1 |
0 |
1 |
3 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|uaddress_pad |
91 |
1 |
0 |
1 |
15 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[24].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[23].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[22].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[21].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[20].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[19].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[18].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[17].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[16].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[15].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[14].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[13].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[12].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[11].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[10].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[9].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[8].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[7].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[6].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[5].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[4].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[3].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[2].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[1].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads|address_gen[0].acv_ac_ldc |
10 |
0 |
1 |
0 |
1 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads|uaddr_cmd_pads |
118 |
0 |
5 |
0 |
27 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|uio_pads |
633 |
58 |
118 |
58 |
220 |
58 |
58 |
58 |
40 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy|memphy_ldc |
10 |
0 |
1 |
0 |
4 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0|umemphy |
975 |
1 |
2 |
1 |
366 |
1 |
1 |
1 |
40 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|p0 |
878 |
545 |
0 |
545 |
130 |
545 |
545 |
545 |
40 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst|pll |
2 |
1 |
2 |
1 |
12 |
1 |
1 |
1 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border|hps_sdram_inst |
1 |
0 |
0 |
0 |
31 |
0 |
0 |
0 |
40 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io|border |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|hps_io |
12 |
0 |
0 |
0 |
46 |
0 |
0 |
0 |
70 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps|fpga_interfaces |
507 |
0 |
0 |
0 |
529 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
The_System|arm_a9_hps |
145 |
0 |
0 |
0 |
203 |
0 |
0 |
0 |
70 |
0 |
0 |
0 |
0 |
The_System |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
Digit3 |
4 |
0 |
0 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
Digit2 |
4 |
0 |
0 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
Digit1 |
4 |
0 |
0 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
Digit0 |
4 |
0 |
0 |
0 |
7 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |
0 |